Maxim-Integrated /max32680 /DMA /CH[2] /STATUS

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as STATUS

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (dis)STATUS 0 (inactive)IPEND 0 (CTZ_IF)CTZ_IF 0 (RLD_IF)RLD_IF 0 (BUS_ERR)BUS_ERR 0 (TO_IF)TO_IF

IPEND=inactive, STATUS=dis

Description

DMA Channel Status Register.

Fields

STATUS

Channel Status. This bit is used to indicate to the programmer when it is safe to change the configuration, address, and count registers for the channel. Whenever this bit is cleared by hardware, the DMA_CFG.CHEN bit is also cleared (if not cleared already).

0 (dis): Disable.

1 (en): Enable.

IPEND

Channel Interrupt.

0 (inactive): No interrupt is pending.

1 (pending): An interrupt is pending.

CTZ_IF

Count-to-Zero (CTZ) Interrupt Flag

RLD_IF

Reload Event Interrupt Flag.

BUS_ERR

Bus Error. Indicates that an AHB abort was received and the channel has been disabled.

TO_IF

Time-Out Event Interrupt Flag.

Links

()